EngineeringFPGA Design/Verification Engineer Littleton, CO Posted: 2/19/2025Job DescriptionJob ID#:210099Job Category:EngineeringPosition Type:Associate - W2Duration:52Shift:1PDS Defense, Inc. is seeking a FPGA Design/Verification Engineer, in Sunnyvale, CA or Denver, CO. Job ID#210099Pay Rate: $89 - $110/hrJob Description:Seeking a well-rounded Release Engineer who excels in release process; Contract Deliverable Requirements List (CDRL), Subcontract Deliverable Requirements List (SDRL), Statement of Work (SOW), release cycles, schedule, document management and tracking as well as data collection, infrastructure and analysis. The ideal candidate will have experience or be familiar with front-end ASIC or FPGA processes, tools, development lifecycle and risks.YOU WILL: Collaborate with Technical Leaders in the development and review of CDRL items Reviewing the contract Statement of Work and evaluating all required CDRLs are relevant to FPGA Reviewing the applicable CDRLs to determining the frequency of release, and creating a schedule for CDRL deliveries to ensure that they are tracking to on-time release Working closely with Data Management (DM) to ensure that our schedules for upcoming CDRL releases are synchronized, and that CDRLs are released on time, adjudicated by the customer and by key stakeholder comments Work with FPGA Technical Leads to ensure awareness of upcoming CDRL releases and tracking of the same Ensure that the CDRL documents match the required Data Item Description (DID) requirements for content and format Work with the Integrated Product Team (IPT) schedule to ensure that the CDRLs are also correct in the Integrated Master Schedule (IMS) Report CDRL metrics and upcoming CDRL deliverables at the weekly Leader meetings Place the FPGA documents into document management and track the approvals to ensure that they are done in a timely manner For FPGA releases, ensure that the CDRL contents are met with the FPGA release, that the Circuitware is delivered to the customer on time, and that all CDRL coordination is done with DM Prepare CDRL and file release metrics and projections for analysis by Technical Leads and Management Assist with proposal creation, leveraging data from past projects Set up development and release tracking infrastructure for the development team to ensure consistency and completeness Communicate well with ASIC/FPGA engineers, Technical Leads and Managers, understanding the vernacular and lifecycle of semiconductor development.YOU WILL TYPICALLY HAVE: 5+ years of professional experience. Willing and able to obtain and maintain a DoD Secret clearance, thus you are a US Citizen.Basic Qualifications: Bachelor of Science or higher from an accredited college in Electrical Engineering, Computer Science, Computer Engineering, or equivalent experience/combined education. 2+ years of professional engineering experience 1+ year of experience in design, debug and/or verification of ASICs or FPGAs Understand industry standard versioning schemes (e.g. Semantic Versioning) Understand source control (e.g. Git, Subversion) and build management (e.g. GitLab Releases, Nexus, Artifactory) LinuxDesired skills: Demonstrated self-starter and voracious learner with high Social skills Microsoft Office Microsoft Project Atlassian Jira Ability to obtain a TS/SCI clearance Python, SQLYou will need to be available to be in office at least 1 day a week - more depending on program need therefore the candidates must be local to either Sunnyvale, CA or Denver, COBenefits offered to vary by the contract. Depending on your temporary assignment, benefits may include direct deposit, free career counseling services, 401(k), select paid holidays, short-term disability insurance, skills training, employee referral bonus, affordable medical coverage plan, and DailyPay (in some locations). For a full description of benefits available to you, be sure to talk with your recruiter.Job RequirementsMinimum Security Clearance:SecretVEVRAA Federal Contractor / Request Priority Protected Veteran Referrals / Equal Opportunity Employer / Veterans / DisabledTo read our Candidate Privacy Information Statement, which explains how we will use your information, please visit http://www.tadpgs.com/candidate-privacy/ or https://pdsdefense.com/candidate-privacy/The Company will consider qualified applicants with arrest and conviction records in accordance with federal, state, and local laws and/or security clearance requirements, including, as applicable:
The California Fair Chance Act
Los Angeles City Fair Chance Ordinance
Los Angeles County Fair Chance Ordinance for Employers
San Francisco Fair Chance Ordinance
VEVRAA Federal Contractor / Request Priority Protected Veteran Referrals / Equal Opportunity Employer / Veterans / Disabled